2021-05-04 01:36:53 +02:00
// DESCRIPTION: Verilator: Verilog Test module
//
// This file ONLY is placed under the Creative Commons Public Domain, for
// any use, without warranty, 2019 by Wilson Snyder.
// SPDX-License-Identifier: CC0-1.0
2024-02-09 00:39:13 +01:00
`define stop $stop
`define checkh(gotv,expv) do if ((gotv) !== (expv)) begin $write("%%Error: %s:%0d: got='h%x exp='h%x\n", `__FILE__,`__LINE__, (gotv), (expv)); `stop; end while(0);
2024-10-03 01:00:39 +02:00
`define checks(gotv,expv) do if ((gotv) != (expv)) begin $write("%%Error: %s:%0d: got='%s' exp='%s'\n", `__FILE__,`__LINE__, (gotv), (expv)); `stop; end while(0);
2021-05-04 01:36:53 +02:00
module t ( /*AUTOARG*/
// Inputs
clk
) ;
input clk ;
2021-11-13 16:46:25 +01:00
integer cyc = 0 ;
2021-05-04 01:36:53 +02:00
2022-10-19 02:04:09 +02:00
int imap [ int ] ;
2021-05-04 01:36:53 +02:00
// associative array of an associative array
logic [ 31 : 0 ] a [ logic [ 31 : 0 ] ] [ logic [ 63 : 0 ] ] ;
2023-01-05 23:42:05 +01:00
task static disp ( ) ;
2022-10-19 02:04:09 +02:00
int i = 60 ;
imap [ i + + ] = 600 ;
imap [ i + + ] = 601 ;
foreach ( imap [ k ] ) $display ( " imap[%0d] = %0d " , k , imap [ k ] ) ;
endtask
2021-05-04 01:36:53 +02:00
always @ ( posedge clk ) begin
cyc < = cyc + 1 ;
if ( cyc = = 1 ) begin
a [ 5 ] [ 8 ] = 8 ;
a [ 5 ] [ 9 ] = 9 ;
2022-10-19 02:04:09 +02:00
imap [ 10 ] = 100 ;
imap [ 11 ] = 101 ;
2021-05-04 01:36:53 +02:00
end
else if ( cyc = = 2 ) begin
`checkh ( a [ 5 ] [ 8 ] , 8 ) ;
`checkh ( a [ 5 ] [ 9 ] , 9 ) ;
2022-10-19 02:04:09 +02:00
disp ( ) ;
2021-05-04 01:36:53 +02:00
$write ( " *-* All Finished *-* \n " ) ;
$finish ;
end
end
endmodule