sv2v/test/error/lhs_pattern.sv

6 lines
129 B
Systemverilog
Raw Normal View History

// pattern: cannot convert expression to LHS
2020-12-04 03:02:33 +01:00
module top;
logic x, y, z;
assign {<< {x, '{y:y, z:z}}} = 3'b101;
endmodule