iverilog/tgt-vvp
steve e00aedd99b Handle padding out of logical values. 2001-11-19 04:25:46 +00:00
..
.cvsignore Add the tgt-vvp code generator target. 2001-03-19 01:20:46 +00:00
Makefile.in get CFLAGS from configure 2001-10-09 16:50:17 +00:00
README.txt tgt-vvp generates code that skips nets as inputs. 2001-08-10 00:40:45 +00:00
configure.in Support compile on MacosX 10.1.1 (Timothy J. Wood) 2001-11-17 17:57:58 +00:00
eval_expr.c Handle padding out of logical values. 2001-11-19 04:25:46 +00:00
vvp.c Support multiple root modules (Philip Blundell) 2001-10-19 21:53:24 +00:00
vvp_priv.h Generate code for deassign and cassign. 2001-11-01 04:26:57 +00:00
vvp_process.c Generate force code for variable l-values. 2001-11-18 01:28:18 +00:00
vvp_scope.c Generate code for deassign and cassign. 2001-11-01 04:26:57 +00:00

README.txt

THE VVP TARGET

SYMBOL NAME CONVENTIONS

There are some naming conventions that the vp target uses for
generating symbol names.

* wires and regs

Nets and variables are named V_<full-name> where <full-name> is the
full hierarchical name of the signal.

* Logic devices

Logic devices (and, or, buf, bufz, etc.) are named L_<full_name>. In
this case the symbol is attached to a functor that is the output of
the logic device.


GENERAL FUNCTOR WEB STRUCTURE

The net of gates, signals and resolvers is formed from the input
design. The basic structure is wrapped around the nexus, which is
represented by the ivl_nexus_t.

Each nexus represents a resolved value. The input of the nexus is fed
by a single driver. If the nexus in the design has multiple drivers,
the drivers are first fed into a resolver (or a tree of resolvers) to
form a single output that is the nexus.

The nexus, then, feeds its output to the inputs of other gates, or to
the .net objects in the design.