iverilog/tgt-vvp
steve 80f30be9d0 Add support for system functions in continuous assignments. 2006-06-18 04:15:50 +00:00
..
.cvsignore vvp.conf files are generated. 2005-03-18 02:57:23 +00:00
Makefile.in Support bool expressions and compares handle them optimally. 2005-09-14 02:53:13 +00:00
README.txt tgt-vvp generates code that skips nets as inputs. 2001-08-10 00:40:45 +00:00
configure.in Include stdint.h if it is present. 2005-12-07 03:43:30 +00:00
draw_mux.c MUX nodes get inputs from nets, not from net inputs, 2005-10-12 17:26:17 +00:00
draw_ufunc.c Handle functions with real values. 2005-07-13 04:52:31 +00:00
draw_vpi.c Remove obsolete vvp_memory_label function. 2005-10-11 18:30:50 +00:00
eval_bool.c Include stdint.h if it is present. 2005-12-07 03:43:30 +00:00
eval_expr.c Allow part selects of memory words in l-values. 2006-02-02 02:43:57 +00:00
eval_real.c Handle functions with real values. 2005-07-13 04:52:31 +00:00
vector.c More robust use of precalculated expressions, and 2005-09-17 01:01:00 +00:00
vvp-s.conf.in Generate VVP_EXECUTABLE flag in conf files. 2003-12-07 19:28:43 +00:00
vvp.c Clean up spurious trailing white space. 2004-10-04 01:10:51 +00:00
vvp.conf.in Generate VVP_EXECUTABLE flag in conf files. 2003-12-07 19:28:43 +00:00
vvp_config.h.in Include stdint.h if it is present. 2005-12-07 03:43:30 +00:00
vvp_priv.h Allow part selects of memory words in l-values. 2006-02-02 02:43:57 +00:00
vvp_process.c Fix part selects in l-values. 2006-04-16 00:15:43 +00:00
vvp_scope.c Add support for system functions in continuous assignments. 2006-06-18 04:15:50 +00:00

README.txt

THE VVP TARGET

SYMBOL NAME CONVENTIONS

There are some naming conventions that the vp target uses for
generating symbol names.

* wires and regs

Nets and variables are named V_<full-name> where <full-name> is the
full hierarchical name of the signal.

* Logic devices

Logic devices (and, or, buf, bufz, etc.) are named L_<full_name>. In
this case the symbol is attached to a functor that is the output of
the logic device.


GENERAL FUNCTOR WEB STRUCTURE

The net of gates, signals and resolvers is formed from the input
design. The basic structure is wrapped around the nexus, which is
represented by the ivl_nexus_t.

Each nexus represents a resolved value. The input of the nexus is fed
by a single driver. If the nexus in the design has multiple drivers,
the drivers are first fed into a resolver (or a tree of resolvers) to
form a single output that is the nexus.

The nexus, then, feeds its output to the inputs of other gates, or to
the .net objects in the design.