iverilog/tgt-vvp
Martin Whitaker 5cd0ba08b1 Fix alloc size warning when building with recent GCC. 2018-10-06 23:25:13 +01:00
..
Makefile.in Fix for GitHub issue #96 - support mixed constant/variable delays in vvp. 2016-04-02 19:55:56 +01:00
README.txt Spelling fixes in .txt files 2015-05-25 12:52:03 -07:00
cppcheck.sup Fix some errors found with cppcheck 2015-11-02 00:14:29 -08:00
draw_class.c Allow class properties to be arrayed. 2014-09-15 17:37:30 -07:00
draw_delay.c Fix for GitHub issue #96 - support mixed constant/variable delays in vvp. 2016-04-02 19:55:56 +01:00
draw_enum.c updated FSF-address 2012-08-29 10:12:10 -07:00
draw_mux.c Fix for GitHub issue #96 - support mixed constant/variable delays in vvp. 2016-04-02 19:55:56 +01:00
draw_net_input.c Add support for the wild compare operators ==? and !=? 2017-11-17 19:32:50 -08:00
draw_substitute.c Handle some tricky conditions assignments to parts. 2014-07-14 16:46:58 -07:00
draw_switch.c Add support for rtran switches in vvp. 2018-02-23 22:30:32 +00:00
draw_ufunc.c Functions that return strings pass the return value on the stack. 2016-03-01 15:38:28 -08:00
draw_vpi.c Merge branch 'master' into return-stack 2016-02-01 14:47:44 -08:00
eval_bool.c Remove dead stuff_ok_flags from draw_eval_vec4 functions. 2014-10-24 09:32:32 -07:00
eval_condit.c Fix for br999 - incorrect result from binary comparison. 2016-01-07 19:11:42 +00:00
eval_expr.c Fixed warnings about shifting a negative value 2016-09-19 12:54:15 -07:00
eval_object.c Add support for darray initialisation from another darray. 2017-10-08 17:51:33 +01:00
eval_real.c Add support for the wild compare operators ==? and !=? 2017-11-17 19:32:50 -08:00
eval_string.c Functions that return strings pass the return value on the stack. 2016-03-01 15:38:28 -08:00
eval_vec4.c Add support for the wild compare operators ==? and !=? 2017-11-17 19:32:50 -08:00
modpath.c Enable use of MinGW ANSI stdio routines. 2015-05-10 11:45:42 +01:00
stmt_assign.c Functions that return strings pass the return value on the stack. 2016-03-01 15:38:28 -08:00
vector.c Remove dead code for allocate_vec handling. 2014-10-24 13:07:53 -07:00
vvp-s.conf.in Remove redundant back-end selections. 2008-09-07 16:43:54 -07:00
vvp.c Updated copyright dates displayed for main programs and targets. 2015-08-17 22:05:08 +01:00
vvp.conf.in Remove redundant back-end selections. 2008-09-07 16:43:54 -07:00
vvp_config.h.in Update header files to use a more standard name to prevent rereading 2014-07-23 13:42:56 -07:00
vvp_priv.h Fix for GitHub issue #96 - support mixed constant/variable delays in vvp. 2016-04-02 19:55:56 +01:00
vvp_process.c Fix #0 to trigger in the inactive region and add a trigger for always_comb/latch 2017-12-03 20:17:42 -08:00
vvp_scope.c Fix alloc size warning when building with recent GCC. 2018-10-06 23:25:13 +01:00

README.txt

THE VVP TARGET

SYMBOL NAME CONVENTIONS

There are some naming conventions that the vvp target uses for
generating symbol names.

* wires and regs

Nets and variables are named V_<full-name> where <full-name> is the
full hierarchical name of the signal.

* Logic devices

Logic devices (and, or, buf, bufz, etc.) are named L_<full_name>. In
this case the symbol is attached to a functor that is the output of
the logic device.


GENERAL FUNCTOR WEB STRUCTURE

The net of gates, signals and resolvers is formed from the input
design. The basic structure is wrapped around the nexus, which is
represented by the ivl_nexus_t.

Each nexus represents a resolved value. The input of the nexus is fed
by a single driver. If the nexus in the design has multiple drivers,
the drivers are first fed into a resolver (or a tree of resolvers) to
form a single output that is the nexus.

The nexus, then, feeds its output to the inputs of other gates, or to
the .net objects in the design.