iverilog/tgt-vvp
Stephen Williams 146f64992c Create support for the --enable-suffix configuration option.
This configure option causes the installed commands to have
a suffix string that makes them distinct from other versions
that also have a suffix string. This allows for multiple
installed versions of Icarus Verilog.

Also, move installed C/C++ header files into a subdirectory of
their own under the target include directory, to make clearer
the purpose and source of those files.

(cherry picked from commit 4bc90f7cfd)
2008-11-19 22:39:10 -08:00
..
.cvsignore vpp.conf is generated, so add it to cvsignore. 2006-04-23 02:44:29 +00:00
Makefile.in Create support for the --enable-suffix configuration option. 2008-11-19 22:39:10 -08:00
README.txt Spellig fixes. 2005-02-19 16:39:30 +00:00
configure.in Create support for the --enable-suffix configuration option. 2008-11-19 22:39:10 -08:00
draw_mux.c Spelling fixes (larry doolittle) 2007-02-26 19:51:38 +00:00
draw_vpi.c Clean up spurious trailing white space. 2004-10-04 01:10:51 +00:00
eval_expr.c V0.8: fix shifting of 0 or signed constant. 2008-11-16 11:07:58 -08:00
eval_real.c Spelling fixes (larry doolittle) 2007-02-26 19:51:38 +00:00
vector.c Spelling fixes (larry doolittle) 2007-02-26 19:51:38 +00:00
vvp-s.conf.in Generate VVP_EXECUTABLE flag in conf files. 2003-12-07 19:28:43 +00:00
vvp.c Clean up spurious trailing white space. 2004-10-04 01:10:51 +00:00
vvp.conf.in Generate VVP_EXECUTABLE flag in conf files. 2003-12-07 19:28:43 +00:00
vvp_config.h.in Isolate configure from containing config.h 2004-01-20 21:00:47 +00:00
vvp_priv.h Spelling fixes (larry doolittle) 2007-02-26 19:51:38 +00:00
vvp_process.c v0_8: clear expression look aside for transient thread. 2007-10-30 17:33:06 -07:00
vvp_scope.c Spelling fixes (larry doolittle) 2007-02-26 19:51:38 +00:00

README.txt

THE VVP TARGET

SYMBOL NAME CONVENTIONS

There are some naming conventions that the vvp target uses for
generating symbol names.

* wires and regs

Nets and variables are named V_<full-name> where <full-name> is the
full hierarchical name of the signal.

* Logic devices

Logic devices (and, or, buf, bufz, etc.) are named L_<full_name>. In
this case the symbol is attached to a functor that is the output of
the logic device.


GENERAL FUNCTOR WEB STRUCTURE

The net of gates, signals and resolvers is formed from the input
design. The basic structure is wrapped around the nexus, which is
represented by the ivl_nexus_t.

Each nexus represents a resolved value. The input of the nexus is fed
by a single driver. If the nexus in the design has multiple drivers,
the drivers are first fed into a resolver (or a tree of resolvers) to
form a single output that is the nexus.

The nexus, then, feeds its output to the inputs of other gates, or to
the .net objects in the design.