36 lines
1.0 KiB
Verilog
36 lines
1.0 KiB
Verilog
// Copyright (c) 2002 Michael Ruff (mruff at chiaro.com)
|
|
// Michael Runyan (mrunyan at chiaro.com)
|
|
//
|
|
// This source code is free software; you can redistribute it
|
|
// and/or modify it in source code form under the terms of the GNU
|
|
// General Public License as published by the Free Software
|
|
// Foundation; either version 2 of the License, or (at your option)
|
|
// any later version.
|
|
//
|
|
// This program is distributed in the hope that it will be useful,
|
|
// but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
// GNU General Public License for more details.
|
|
//
|
|
// You should have received a copy of the GNU General Public License
|
|
// along with this program; if not, write to the Free Software
|
|
// Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA
|
|
//
|
|
|
|
module test;
|
|
reg foo;
|
|
|
|
initial begin
|
|
#0 foo=0;
|
|
forever #10 foo=~foo;
|
|
end
|
|
|
|
initial begin
|
|
#101 $finish(0);
|
|
end
|
|
|
|
initial
|
|
#1 $vpi_call(foo);
|
|
|
|
endmodule
|