iverilog/ivtest/ivltests/vhdl_range_func.v

44 lines
1.1 KiB
Verilog

// Copyright (c) 2015 CERN
// Maciej Suminski <maciej.suminski@cern.ch>
//
// This source code is free software; you can redistribute it
// and/or modify it in source code form under the terms of the GNU
// General Public License as published by the Free Software
// Foundation; either version 2 of the License, or (at your option)
// any later version.
//
// This program is distributed in the hope that it will be useful,
// but WITHOUT ANY WARRANTY; without even the implied warranty of
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
// GNU General Public License for more details.
//
// You should have received a copy of the GNU General Public License
// along with this program; if not, write to the Free Software
// Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA
// Test for 'range, 'left and 'right attributes in VHDL subprograms.
module range_func_test;
range_func dut();
initial begin
#1;
if(dut.neg_out !== 4'b0011)
begin
$display("FAILED 1");
$finish();
end
if(dut.rev_out !== 4'b0001)
begin
$display("FAILED 2");
$finish();
end
$display("PASSED");
end
endmodule