1998-11-04 00:28:49 +01:00
|
|
|
#ifndef __PGate_H
|
|
|
|
|
#define __PGate_H
|
|
|
|
|
/*
|
2010-07-24 00:58:00 +02:00
|
|
|
* Copyright (c) 1998-2010 Stephen Williams (steve@icarus.com)
|
1998-11-04 00:28:49 +01:00
|
|
|
*
|
|
|
|
|
* This source code is free software; you can redistribute it
|
|
|
|
|
* and/or modify it in source code form under the terms of the GNU
|
|
|
|
|
* General Public License as published by the Free Software
|
|
|
|
|
* Foundation; either version 2 of the License, or (at your option)
|
|
|
|
|
* any later version.
|
|
|
|
|
*
|
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
|
*
|
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
|
* Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA
|
|
|
|
|
*/
|
|
|
|
|
|
1999-05-10 02:16:57 +02:00
|
|
|
# include "svector.h"
|
2004-02-18 18:11:54 +01:00
|
|
|
# include "StringHeap.h"
|
2000-01-09 06:50:48 +01:00
|
|
|
# include "named.h"
|
1999-01-25 06:45:56 +01:00
|
|
|
# include "LineInfo.h"
|
1999-09-04 21:11:45 +02:00
|
|
|
# include "PDelays.h"
|
2007-09-10 06:14:52 +02:00
|
|
|
# include "netlist.h"
|
1999-12-11 06:45:41 +01:00
|
|
|
# include <map>
|
|
|
|
|
# include <string>
|
1998-11-04 00:28:49 +01:00
|
|
|
class PExpr;
|
1998-12-01 01:42:13 +01:00
|
|
|
class PUdp;
|
1999-02-15 03:06:15 +01:00
|
|
|
class Module;
|
1998-11-04 00:28:49 +01:00
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* A PGate represents a Verilog gate. The gate has a name and other
|
|
|
|
|
* properties, and a set of pins that connect to wires. It is known at
|
|
|
|
|
* the time a gate is constructed how many pins the gate has.
|
|
|
|
|
*
|
|
|
|
|
* This pins of a gate are connected to expressions. The elaboration
|
|
|
|
|
* step will need to convert expressions to a network of gates in
|
|
|
|
|
* order to elaborate expression inputs, but that can easily be done.
|
2000-05-06 17:41:56 +02:00
|
|
|
*
|
|
|
|
|
* The PGate base class also carries the strength0 and strength1
|
|
|
|
|
* strengths for those gates where the driver[s] can be described by a
|
|
|
|
|
* single strength pair. There is a strength of the 0 drive, and a
|
|
|
|
|
* strength of the 1 drive.
|
1998-11-04 00:28:49 +01:00
|
|
|
*/
|
1999-01-25 06:45:56 +01:00
|
|
|
class PGate : public LineInfo {
|
2004-10-04 03:10:51 +02:00
|
|
|
|
1998-11-04 00:28:49 +01:00
|
|
|
public:
|
2004-02-18 18:11:54 +01:00
|
|
|
explicit PGate(perm_string name, svector<PExpr*>*pins,
|
1999-08-01 18:34:50 +02:00
|
|
|
const svector<PExpr*>*del);
|
1998-11-04 00:28:49 +01:00
|
|
|
|
2004-02-18 18:11:54 +01:00
|
|
|
explicit PGate(perm_string name, svector<PExpr*>*pins,
|
1999-08-01 18:34:50 +02:00
|
|
|
PExpr*del);
|
|
|
|
|
|
2004-02-18 18:11:54 +01:00
|
|
|
explicit PGate(perm_string name, svector<PExpr*>*pins);
|
1999-08-01 18:34:50 +02:00
|
|
|
|
|
|
|
|
virtual ~PGate();
|
1998-11-04 00:28:49 +01:00
|
|
|
|
2004-02-18 18:11:54 +01:00
|
|
|
perm_string get_name() const { return name_; }
|
1998-11-04 00:28:49 +01:00
|
|
|
|
2006-01-02 06:33:19 +01:00
|
|
|
// This evaluates the delays as far as possible, but returns
|
|
|
|
|
// an expression, and do not signal errors.
|
|
|
|
|
void eval_delays(Design*des, NetScope*scope,
|
|
|
|
|
NetExpr*&rise_time,
|
|
|
|
|
NetExpr*&fall_time,
|
2006-01-03 06:22:14 +01:00
|
|
|
NetExpr*&decay_time,
|
|
|
|
|
bool as_net_flag =false) const;
|
2006-01-02 06:33:19 +01:00
|
|
|
|
2010-07-13 19:01:32 +02:00
|
|
|
unsigned delay_count() const;
|
|
|
|
|
|
1999-05-29 04:36:17 +02:00
|
|
|
unsigned pin_count() const { return pins_? pins_->count() : 0; }
|
2008-10-11 05:42:07 +02:00
|
|
|
PExpr*pin(unsigned idx) const { return (*pins_)[idx]; }
|
1998-11-04 00:28:49 +01:00
|
|
|
|
2010-03-16 23:16:53 +01:00
|
|
|
ivl_drive_t strength0() const;
|
|
|
|
|
ivl_drive_t strength1() const;
|
2000-05-06 17:41:56 +02:00
|
|
|
|
2010-03-16 23:16:53 +01:00
|
|
|
void strength0(ivl_drive_t);
|
|
|
|
|
void strength1(ivl_drive_t);
|
2000-05-06 17:41:56 +02:00
|
|
|
|
2004-02-20 19:53:33 +01:00
|
|
|
map<perm_string,PExpr*> attributes;
|
1999-12-11 06:45:41 +01:00
|
|
|
|
2006-04-10 02:37:42 +02:00
|
|
|
virtual void dump(ostream&out, unsigned ind =4) const;
|
2001-11-22 07:20:59 +01:00
|
|
|
virtual void elaborate(Design*des, NetScope*scope) const;
|
2000-03-08 05:36:53 +01:00
|
|
|
virtual void elaborate_scope(Design*des, NetScope*sc) const;
|
2000-05-02 18:27:38 +02:00
|
|
|
virtual bool elaborate_sig(Design*des, NetScope*scope) const;
|
1998-11-04 00:28:49 +01:00
|
|
|
|
|
|
|
|
protected:
|
2004-03-08 01:47:44 +01:00
|
|
|
const svector<PExpr*>& get_pins() const { return *pins_; }
|
1999-05-29 04:36:17 +02:00
|
|
|
|
1998-11-04 00:28:49 +01:00
|
|
|
void dump_pins(ostream&out) const;
|
1999-08-01 18:34:50 +02:00
|
|
|
void dump_delays(ostream&out) const;
|
1998-11-04 00:28:49 +01:00
|
|
|
|
|
|
|
|
private:
|
2004-02-18 18:11:54 +01:00
|
|
|
perm_string name_;
|
1999-09-04 21:11:45 +02:00
|
|
|
PDelays delay_;
|
1999-05-29 04:36:17 +02:00
|
|
|
svector<PExpr*>*pins_;
|
1998-11-04 00:28:49 +01:00
|
|
|
|
2010-03-16 23:16:53 +01:00
|
|
|
ivl_drive_t str0_, str1_;
|
2000-05-06 17:41:56 +02:00
|
|
|
|
1998-11-04 00:28:49 +01:00
|
|
|
private: // not implemented
|
|
|
|
|
PGate(const PGate&);
|
|
|
|
|
PGate& operator= (const PGate&);
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
/* A continuous assignment has a single output and a single input. The
|
|
|
|
|
input is passed directly to the output. This is different from a
|
|
|
|
|
BUF because elaboration may need to turn this into a vector of
|
|
|
|
|
gates. */
|
|
|
|
|
class PGAssign : public PGate {
|
|
|
|
|
|
|
|
|
|
public:
|
1999-08-01 18:34:50 +02:00
|
|
|
explicit PGAssign(svector<PExpr*>*pins);
|
|
|
|
|
explicit PGAssign(svector<PExpr*>*pins, svector<PExpr*>*dels);
|
|
|
|
|
~PGAssign();
|
1998-11-04 00:28:49 +01:00
|
|
|
|
2006-04-10 02:37:42 +02:00
|
|
|
void dump(ostream&out, unsigned ind =4) const;
|
2001-11-22 07:20:59 +01:00
|
|
|
virtual void elaborate(Design*des, NetScope*scope) const;
|
2008-03-19 04:50:40 +01:00
|
|
|
virtual bool elaborate_sig(Design*des, NetScope*scope) const;
|
1998-11-04 00:28:49 +01:00
|
|
|
|
|
|
|
|
private:
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
1999-02-15 03:06:15 +01:00
|
|
|
/*
|
|
|
|
|
* The Builtin class is specifically a gate with one of the builtin
|
|
|
|
|
* types. The parser recognizes these types during parse. These types
|
|
|
|
|
* have special properties that allow them to be treated specially.
|
|
|
|
|
*
|
|
|
|
|
* A PGBuiltin can be grouped into an array of devices. If this is
|
|
|
|
|
* done, the msb_ and lsb_ are set to the indices of the array
|
|
|
|
|
* range. Elaboration causes a gate to be created for each element of
|
|
|
|
|
* the array, and a name will be generated for each gate.
|
|
|
|
|
*/
|
1998-11-04 00:28:49 +01:00
|
|
|
class PGBuiltin : public PGate {
|
|
|
|
|
|
|
|
|
|
public:
|
|
|
|
|
enum Type { AND, NAND, OR, NOR, XOR, XNOR, BUF, BUFIF0, BUFIF1,
|
|
|
|
|
NOT, NOTIF0, NOTIF1, PULLDOWN, PULLUP, NMOS, RNMOS,
|
|
|
|
|
PMOS, RPMOS, CMOS, RCMOS, TRAN, RTRAN, TRANIF0,
|
|
|
|
|
TRANIF1, RTRANIF0, RTRANIF1 };
|
|
|
|
|
|
|
|
|
|
public:
|
2004-02-18 18:11:54 +01:00
|
|
|
explicit PGBuiltin(Type t, perm_string name,
|
1999-08-01 18:34:50 +02:00
|
|
|
svector<PExpr*>*pins,
|
|
|
|
|
svector<PExpr*>*del);
|
2004-02-18 18:11:54 +01:00
|
|
|
explicit PGBuiltin(Type t, perm_string name,
|
1999-08-01 18:34:50 +02:00
|
|
|
svector<PExpr*>*pins,
|
|
|
|
|
PExpr*del);
|
|
|
|
|
~PGBuiltin();
|
1998-11-04 00:28:49 +01:00
|
|
|
|
|
|
|
|
Type type() const { return type_; }
|
2010-07-13 19:01:32 +02:00
|
|
|
const char * gate_name() const;
|
1999-02-15 03:06:15 +01:00
|
|
|
void set_range(PExpr*msb, PExpr*lsb);
|
1998-11-04 00:28:49 +01:00
|
|
|
|
2006-04-10 02:37:42 +02:00
|
|
|
virtual void dump(ostream&out, unsigned ind =4) const;
|
2001-11-22 07:20:59 +01:00
|
|
|
virtual void elaborate(Design*, NetScope*scope) const;
|
2008-03-19 04:50:40 +01:00
|
|
|
virtual bool elaborate_sig(Design*des, NetScope*scope) const;
|
1998-11-04 00:28:49 +01:00
|
|
|
|
|
|
|
|
private:
|
2008-09-15 06:04:03 +02:00
|
|
|
unsigned calculate_array_count_(Design*, NetScope*,
|
|
|
|
|
long&high, long&low) const;
|
|
|
|
|
|
|
|
|
|
unsigned calculate_output_count_(void) const;
|
1999-02-15 03:06:15 +01:00
|
|
|
|
2008-09-15 06:04:03 +02:00
|
|
|
NetNode* create_gate_for_output_(Design*, NetScope*,
|
|
|
|
|
perm_string gate_name,
|
|
|
|
|
unsigned instance_width) const;
|
|
|
|
|
|
2010-07-13 19:01:32 +02:00
|
|
|
bool check_delay_count(Design*des) const;
|
|
|
|
|
|
2008-09-15 06:04:03 +02:00
|
|
|
Type type_;
|
1999-02-15 03:06:15 +01:00
|
|
|
PExpr*msb_;
|
|
|
|
|
PExpr*lsb_;
|
1998-11-04 00:28:49 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* This kind of gate is an instantiation of a module. The stored type
|
1998-12-01 01:42:13 +01:00
|
|
|
* is the name of a module definition somewhere in the pform. This
|
1999-05-29 04:36:17 +02:00
|
|
|
* type also handles UDP devices, because it is generally not known at
|
1998-12-01 01:42:13 +01:00
|
|
|
* parse time whether a name belongs to a module or a UDP.
|
1998-11-04 00:28:49 +01:00
|
|
|
*/
|
|
|
|
|
class PGModule : public PGate {
|
|
|
|
|
|
|
|
|
|
public:
|
2004-02-18 18:11:54 +01:00
|
|
|
// The name is the *instance* name of the gate.
|
2003-03-06 05:37:12 +01:00
|
|
|
|
1999-05-29 04:36:17 +02:00
|
|
|
// If the binding of ports is by position, this constructor
|
|
|
|
|
// builds everything all at once.
|
2004-02-18 18:11:54 +01:00
|
|
|
explicit PGModule(perm_string type, perm_string name,
|
2000-02-18 06:15:02 +01:00
|
|
|
svector<PExpr*>*pins);
|
1999-05-29 04:36:17 +02:00
|
|
|
|
|
|
|
|
// If the binding of ports is by name, this constructor takes
|
|
|
|
|
// the bindings and stores them for later elaboration.
|
2004-02-18 18:11:54 +01:00
|
|
|
explicit PGModule(perm_string type, perm_string name,
|
2000-02-18 06:15:02 +01:00
|
|
|
named<PExpr*>*pins, unsigned npins);
|
2000-01-09 06:50:48 +01:00
|
|
|
|
|
|
|
|
|
2001-10-21 02:42:47 +02:00
|
|
|
~PGModule();
|
|
|
|
|
|
2000-01-09 06:50:48 +01:00
|
|
|
// Parameter overrides can come as an ordered list, or a set
|
|
|
|
|
// of named expressions.
|
2000-02-18 06:15:02 +01:00
|
|
|
void set_parameters(svector<PExpr*>*o);
|
|
|
|
|
void set_parameters(named<PExpr*>*pa, unsigned npa);
|
1999-05-29 04:36:17 +02:00
|
|
|
|
2000-02-18 06:15:02 +01:00
|
|
|
// Modules can be instantiated in ranges. The parser uses this
|
|
|
|
|
// method to pass the range to the pform.
|
|
|
|
|
void set_range(PExpr*msb, PExpr*lsb);
|
1998-11-04 00:28:49 +01:00
|
|
|
|
2006-04-10 02:37:42 +02:00
|
|
|
virtual void dump(ostream&out, unsigned ind =4) const;
|
2001-11-22 07:20:59 +01:00
|
|
|
virtual void elaborate(Design*, NetScope*scope) const;
|
2000-03-08 05:36:53 +01:00
|
|
|
virtual void elaborate_scope(Design*des, NetScope*sc) const;
|
2000-05-02 18:27:38 +02:00
|
|
|
virtual bool elaborate_sig(Design*des, NetScope*scope) const;
|
1998-11-04 00:28:49 +01:00
|
|
|
|
2003-03-06 05:37:12 +01:00
|
|
|
// This returns the module name of this module. It is a
|
|
|
|
|
// permallocated string.
|
2010-07-24 00:58:00 +02:00
|
|
|
perm_string get_type() const;
|
2001-10-19 03:55:32 +02:00
|
|
|
|
1998-11-04 00:28:49 +01:00
|
|
|
private:
|
2004-02-18 18:11:54 +01:00
|
|
|
perm_string type_;
|
1999-08-23 18:48:39 +02:00
|
|
|
svector<PExpr*>*overrides_;
|
2000-01-09 06:50:48 +01:00
|
|
|
named<PExpr*>*pins_;
|
1999-05-29 04:36:17 +02:00
|
|
|
unsigned npins_;
|
1998-12-01 01:42:13 +01:00
|
|
|
|
2000-01-09 06:50:48 +01:00
|
|
|
// These members support parameter override by name
|
|
|
|
|
named<PExpr*>*parms_;
|
|
|
|
|
unsigned nparms_;
|
|
|
|
|
|
2000-02-18 06:15:02 +01:00
|
|
|
// Arrays of modules are give if these are set.
|
|
|
|
|
PExpr*msb_;
|
|
|
|
|
PExpr*lsb_;
|
|
|
|
|
|
2008-06-25 07:03:28 +02:00
|
|
|
friend class delayed_elaborate_scope_mod_instances;
|
2001-11-22 07:20:59 +01:00
|
|
|
void elaborate_mod_(Design*, Module*mod, NetScope*scope) const;
|
|
|
|
|
void elaborate_udp_(Design*, PUdp *udp, NetScope*scope) const;
|
2000-03-08 05:36:53 +01:00
|
|
|
void elaborate_scope_mod_(Design*des, Module*mod, NetScope*sc) const;
|
2008-06-25 07:03:28 +02:00
|
|
|
void elaborate_scope_mod_instances_(Design*des, Module*mod, NetScope*sc) const;
|
2000-05-02 18:27:38 +02:00
|
|
|
bool elaborate_sig_mod_(Design*des, NetScope*scope, Module*mod) const;
|
2008-03-21 05:44:35 +01:00
|
|
|
bool elaborate_sig_udp_(Design*des, NetScope*scope, PUdp*udp) const;
|
2007-09-10 06:14:52 +02:00
|
|
|
|
|
|
|
|
NetNet*resize_net_to_port_(Design*des, NetScope*scope,
|
|
|
|
|
NetNet*sig, unsigned port_wid,
|
2008-10-03 03:38:53 +02:00
|
|
|
NetNet::PortType dir, bool as_signed) const;
|
1998-11-04 00:28:49 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
#endif
|