OpenSTA/verilog/test/verilog_remove_cells_basic.ok

45 lines
1.7 KiB
Plaintext

--- Test 1: write with -remove_cells ---
cells: 2
No differences found.
No differences found.
Warning 101: verilog_remove_cells_basic.tcl line 1, object 'NangateOpenCellLibrary/BUF_X1' not found.
No differences found.
Warning 101: verilog_remove_cells_basic.tcl line 1, object 'NangateOpenCellLibrary/DFF_X1' not found.
No differences found.
Warning 101: verilog_remove_cells_basic.tcl line 1, object 'NangateOpenCellLibrary/BUF_X1' not found.
Warning 101: verilog_remove_cells_basic.tcl line 1, object 'NangateOpenCellLibrary/DFF_X1' not found.
No differences found.
Warning 101: verilog_remove_cells_basic.tcl line 1, object 'NangateOpenCellLibrary/BUF_X1' not found.
No differences found.
--- Test 4: read back removed cells ---
roundtrip (buf removed) cells: 2
roundtrip basic cells: 2
Startpoint: in1 (input port clocked by clk)
Endpoint: reg1 (rising edge-triggered flip-flop clocked by clk)
Path Group: clk
Path Type: max
Delay Time Description
---------------------------------------------------------
0.00 0.00 clock clk (rise edge)
0.00 0.00 clock network delay (ideal)
0.00 0.00 v input external delay
0.00 0.00 v in1 (in)
0.06 0.06 v buf1/Z (BUF_X1)
0.00 0.06 v reg1/D (DFF_X1)
0.06 data arrival time
10.00 10.00 clock clk (rise edge)
0.00 10.00 clock network delay (ideal)
0.00 10.00 clock reconvergence pessimism
10.00 ^ reg1/CK (DFF_X1)
-0.04 9.96 library setup time
9.96 data required time
---------------------------------------------------------
9.96 data required time
-0.06 data arrival time
---------------------------------------------------------
9.90 slack (MET)