OpenSTA/verilog/Verilog.i

64 lines
1.5 KiB
OpenEdge ABL
Raw Normal View History

2018-09-28 17:54:21 +02:00
%module verilog
%{
// OpenSTA, Static Timing Analyzer
2020-03-07 03:50:37 +01:00
// Copyright (c) 2020, Parallax Software, Inc.
2018-09-28 17:54:21 +02:00
//
// This program is free software: you can redistribute it and/or modify
// it under the terms of the GNU General Public License as published by
// the Free Software Foundation, either version 3 of the License, or
// (at your option) any later version.
//
// This program is distributed in the hope that it will be useful,
// but WITHOUT ANY WARRANTY; without even the implied warranty of
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
// GNU General Public License for more details.
//
// You should have received a copy of the GNU General Public License
// along with this program. If not, see <https://www.gnu.org/licenses/>.
#include "VerilogReader.hh"
2019-06-17 06:08:00 +02:00
#include "VerilogWriter.hh"
2018-09-28 17:54:21 +02:00
#include "Sta.hh"
using sta::Sta;
using sta::NetworkReader;
using sta::readVerilogFile;
%}
%inline %{
bool
read_verilog(const char *filename)
{
Sta *sta = Sta::sta();
NetworkReader *network = sta->networkReader();
if (network) {
sta->readNetlistBefore();
2019-06-17 17:32:28 +02:00
return readVerilogFile(filename, network);
2018-09-28 17:54:21 +02:00
}
else
return false;
}
void
delete_verilog_reader()
{
deleteVerilogReader();
}
2019-06-17 06:08:00 +02:00
void
write_verilog_cmd(const char *filename,
2019-06-17 21:33:37 +02:00
bool sort)
2019-06-17 06:08:00 +02:00
{
// This does NOT want the SDC (cmd) network because it wants
// to see the sta internal names.
Sta *sta = Sta::sta();
Network *network = sta->network();
2019-06-17 21:33:37 +02:00
writeVerilog(filename, sort, network);
2019-06-17 06:08:00 +02:00
}
2018-09-28 17:54:21 +02:00
%} // inline