mirror of https://github.com/VLSIDA/OpenRAM.git
61 lines
1.6 KiB
Python
61 lines
1.6 KiB
Python
#!/usr/bin/env python2.7
|
|
"""
|
|
Run a regresion test on various srams
|
|
"""
|
|
|
|
import unittest
|
|
from testutils import header
|
|
import sys,os
|
|
sys.path.append(os.path.join(sys.path[0],".."))
|
|
import globals
|
|
import debug
|
|
import calibre
|
|
|
|
OPTS = globals.get_opts()
|
|
|
|
#@unittest.skip("SKIPPING 21_timing_sram_test")
|
|
|
|
|
|
class sram_func_test(unittest.TestCase):
|
|
|
|
def runTest(self):
|
|
globals.init_openram("config_20_{0}".format(OPTS.tech_name))
|
|
# we will manually run lvs/drc
|
|
OPTS.check_lvsdrc = False
|
|
|
|
import sram
|
|
|
|
debug.info(1, "Testing timing for sample 1bit, 16words SRAM with 1 bank")
|
|
s = sram.sram(word_size=OPTS.config.word_size,
|
|
num_words=OPTS.config.num_words,
|
|
num_banks=OPTS.config.num_banks,
|
|
name="test_sram1")
|
|
|
|
OPTS.check_lvsdrc = True
|
|
|
|
import delay
|
|
|
|
tempspice = OPTS.openram_temp + "temp.sp"
|
|
s.sp_write(tempspice)
|
|
|
|
probe_address = "1" * s.addr_size
|
|
probe_data = s.word_size - 1
|
|
debug.info(1, "Probe address {0} probe data {1}".format(probe_address, probe_data))
|
|
|
|
d = delay.delay(s,tempspice)
|
|
d.set_probe(probe_address,probe_data)
|
|
|
|
# This will exit if it doesn't find a feasible period
|
|
feasible_period = d.find_feasible_period(2.0)
|
|
|
|
os.remove(tempspice)
|
|
|
|
globals.end_openram()
|
|
|
|
# instantiate a copdsay of the class to actually run the test
|
|
if __name__ == "__main__":
|
|
(OPTS, args) = globals.parse_args()
|
|
del sys.argv[1:]
|
|
header(__file__, OPTS.tech_name)
|
|
unittest.main()
|