mirror of https://github.com/VLSIDA/OpenRAM.git
19 lines
440 B
SourcePawn
19 lines
440 B
SourcePawn
|
|
*********************** "cell_1rw" ******************************
|
|
.SUBCKT replica_cell_1rw bl br wl vdd gnd
|
|
* SPICE3 file created from cell_1rw.ext - technology: scmos
|
|
|
|
* Inverter 1
|
|
M1000 Q vdd vdd vdd p w=0.6u l=0.8u
|
|
M1002 Q vdd gnd gnd n w=1.6u l=0.4u
|
|
|
|
* Inverter 2
|
|
M1001 vdd Q vdd vdd p w=0.6u l=0.8u
|
|
M1003 gnd Q vdd gnd n w=1.6u l=0.4u
|
|
|
|
* Access transistors
|
|
M1004 Q wl bl gnd n w=0.8u l=0.4u
|
|
M1005 vdd wl br gnd n w=0.8u l=0.4u
|
|
|
|
.ENDS
|