mirror of https://github.com/VLSIDA/OpenRAM.git
Force vertical vias on pnand3
This commit is contained in:
parent
f0ecf385e8
commit
5e514215d5
|
|
@ -233,11 +233,14 @@ class pnand3(pgate.pgate):
|
||||||
|
|
||||||
# Go up to metal2 for ease on all output pins
|
# Go up to metal2 for ease on all output pins
|
||||||
self.add_via_center(layers=self.m1_stack,
|
self.add_via_center(layers=self.m1_stack,
|
||||||
offset=pmos1_pin.center())
|
offset=pmos1_pin.center(),
|
||||||
|
directions=("V", "V"))
|
||||||
self.add_via_center(layers=self.m1_stack,
|
self.add_via_center(layers=self.m1_stack,
|
||||||
offset=pmos3_pin.center())
|
offset=pmos3_pin.center(),
|
||||||
|
directions=("V", "V"))
|
||||||
self.add_via_center(layers=self.m1_stack,
|
self.add_via_center(layers=self.m1_stack,
|
||||||
offset=nmos3_pin.center())
|
offset=nmos3_pin.center(),
|
||||||
|
directions=("V", "V"))
|
||||||
|
|
||||||
# PMOS3 and NMOS3 are drain aligned
|
# PMOS3 and NMOS3 are drain aligned
|
||||||
self.add_path("m2", [pmos3_pin.center(), nmos3_pin.uc()])
|
self.add_path("m2", [pmos3_pin.center(), nmos3_pin.uc()])
|
||||||
|
|
|
||||||
Loading…
Reference in New Issue