mirror of https://github.com/VLSIDA/OpenRAM.git
fix mirroring of cap cells in cap rows
This commit is contained in:
parent
2565305158
commit
51a7161cd7
|
|
@ -103,7 +103,7 @@ class capped_replica_bitcell_array(bitcell_base_array):
|
||||||
cols=self.column_size + len(self.rbls),
|
cols=self.column_size + len(self.rbls),
|
||||||
rows=1,
|
rows=1,
|
||||||
# dummy column + left replica column(s)
|
# dummy column + left replica column(s)
|
||||||
column_offset=1 + len(self.left_rbl),
|
column_offset=1,
|
||||||
mirror=0,
|
mirror=0,
|
||||||
location="top")
|
location="top")
|
||||||
|
|
||||||
|
|
@ -111,7 +111,7 @@ class capped_replica_bitcell_array(bitcell_base_array):
|
||||||
cols=self.column_size + len(self.rbls),
|
cols=self.column_size + len(self.rbls),
|
||||||
rows=1,
|
rows=1,
|
||||||
# dummy column + left replica column(s)
|
# dummy column + left replica column(s)
|
||||||
column_offset=1 + len(self.left_rbl),
|
column_offset=1,
|
||||||
mirror=0,
|
mirror=0,
|
||||||
location="bottom")
|
location="bottom")
|
||||||
|
|
||||||
|
|
|
||||||
Loading…
Reference in New Issue