mirror of https://github.com/VLSIDA/OpenRAM.git
Merge branch 'fix_rbl_cell_connections' of https://github.com/VLSIDA/PrivateRAM into fix_rbl_cell_connections
This commit is contained in:
commit
35f795d44d
|
|
@ -1,16 +1,15 @@
|
||||||
|
|
||||||
.SUBCKT replica_cell_6t bl br wl vdd gnd
|
.SUBCKT replica_cell_6t bl br wl vdd gnd
|
||||||
|
|
||||||
* Inverter 1
|
* Inverter 1
|
||||||
MM4 Qbar gnd vdd vdd PMOS_VTG W=90n L=50n
|
MM0 vdd Q gnd gnd NMOS_VTG W=205.00n L=50n
|
||||||
MM0 Qbar gnd gnd gnd NMOS_VTG W=205.00n L=50n
|
MM4 vdd Q vdd vdd PMOS_VTG W=90n L=50n
|
||||||
|
|
||||||
* Inverter 2
|
* Inverer 2
|
||||||
MM5 gnd Qbar vdd vdd PMOS_VTG W=90n L=50n
|
MM1 Q vdd gnd gnd NMOS_VTG W=205.00n L=50n
|
||||||
MM1 gnd Qbar gnd gnd NMOS_VTG W=205.00n L=50n
|
MM5 Q vdd vdd vdd PMOS_VTG W=90n L=50n
|
||||||
|
|
||||||
* Access transistors
|
* Access transistors
|
||||||
MM3 bl wl gnd gnd NMOS_VTG W=135.00n L=50n
|
MM3 bl wl Q gnd NMOS_VTG W=135.00n L=50n
|
||||||
MM2 br wl Qbar gnd NMOS_VTG W=135.00n L=50n
|
MM2 br wl vdd gnd NMOS_VTG W=135.00n L=50n
|
||||||
.ENDS replica_cell_6t
|
.ENDS cell_6t
|
||||||
|
|
||||||
|
|
|
||||||
Loading…
Reference in New Issue