OpenRAM/compiler/tests/06_hierarchical_predecode3x...

44 lines
1.3 KiB
Python
Raw Normal View History

2020-04-06 22:31:31 +02:00
#!/usr/bin/env python3
# See LICENSE for licensing information.
#
2024-01-03 23:32:44 +01:00
# Copyright (c) 2016-2024 Regents of the University of California and The Board
2020-04-06 22:31:31 +02:00
# of Regents for the Oklahoma Agricultural and Mechanical College
# (acting for and on behalf of Oklahoma State University)
# All rights reserved.
#
2022-11-27 22:01:20 +01:00
import sys, os
2020-04-06 22:31:31 +02:00
import unittest
from testutils import *
2022-11-27 22:01:20 +01:00
import openram
from openram import debug
from openram.sram_factory import factory
from openram import OPTS
2020-04-06 22:31:31 +02:00
2020-04-22 02:20:29 +02:00
class hierarchical_predecode3x8_pbitcell_test(openram_test):
2020-04-06 22:31:31 +02:00
def runTest(self):
config_file = "{}/tests/configs/config".format(os.getenv("OPENRAM_HOME"))
2022-11-27 22:01:20 +01:00
openram.init_openram(config_file, is_unit_test=True)
2020-04-06 22:31:31 +02:00
# checking hierarchical precode 3x8 for multi-port
OPTS.num_rw_ports = 1
OPTS.num_w_ports = 0
OPTS.num_r_ports = 0
2022-11-27 22:01:20 +01:00
openram.setup_bitcell()
2020-11-03 15:29:17 +01:00
2020-04-06 22:31:31 +02:00
debug.info(1, "Testing sample for hierarchy_predecode3x8 (multi-port case)")
a = factory.create(module_type="hierarchical_predecode3x8")
self.local_check(a)
2022-11-27 22:01:20 +01:00
openram.end_openram()
2020-04-06 22:31:31 +02:00
# run the test from the command line
if __name__ == "__main__":
2022-11-27 22:01:20 +01:00
(OPTS, args) = openram.parse_args()
2020-04-06 22:31:31 +02:00
del sys.argv[1:]
header(__file__, OPTS.tech_name)
unittest.main(testRunner=debugTestRunner())