2016-11-08 18:57:35 +01:00
|
|
|
|
|
|
|
|
.SUBCKT replica_cell_6t bl br wl vdd gnd
|
2018-11-05 19:59:08 +01:00
|
|
|
* Inverter 1
|
2018-11-05 20:42:42 +01:00
|
|
|
MM0 vdd Q gnd gnd NMOS_VTG W=205.00n L=50n
|
|
|
|
|
MM4 vdd Q vdd vdd PMOS_VTG W=90n L=50n
|
2018-11-05 19:59:08 +01:00
|
|
|
|
2018-11-05 20:42:42 +01:00
|
|
|
* Inverer 2
|
|
|
|
|
MM1 Q vdd gnd gnd NMOS_VTG W=205.00n L=50n
|
|
|
|
|
MM5 Q vdd vdd vdd PMOS_VTG W=90n L=50n
|
2018-11-05 19:59:08 +01:00
|
|
|
|
|
|
|
|
* Access transistors
|
2018-11-05 20:42:42 +01:00
|
|
|
MM3 bl wl Q gnd NMOS_VTG W=135.00n L=50n
|
|
|
|
|
MM2 br wl vdd gnd NMOS_VTG W=135.00n L=50n
|
|
|
|
|
.ENDS cell_6t
|
2016-11-08 18:57:35 +01:00
|
|
|
|