OpenRAM/compiler/tests/20_sram_1bank_test.py

49 lines
1.5 KiB
Python
Raw Normal View History

2016-11-08 18:57:35 +01:00
#!/usr/bin/env python2.7
"""
Run a regresion test on a 1 bank SRAM
"""
import unittest
from testutils import header,openram_test
2016-11-08 18:57:35 +01:00
import sys,os
sys.path.append(os.path.join(sys.path[0],".."))
import globals
from globals import OPTS
2016-11-08 18:57:35 +01:00
import debug
class sram_1bank_test(openram_test):
2016-11-08 18:57:35 +01:00
def runTest(self):
globals.init_openram("config_20_{0}".format(OPTS.tech_name))
global verify
import verify
2016-11-08 18:57:35 +01:00
OPTS.check_lvsdrc = False
import sram
2017-09-14 00:46:41 +02:00
debug.info(1, "Single bank, no column mux with control logic")
a = sram.sram(word_size=4, num_words=16, num_banks=1, name="sram1")
2016-11-08 18:57:35 +01:00
self.local_check(a)
2017-09-14 00:46:41 +02:00
debug.info(1, "Single bank two way column mux with control logic")
a = sram.sram(word_size=4, num_words=32, num_banks=1, name="sram2")
2017-09-14 00:46:41 +02:00
self.local_check(a)
debug.info(1, "Single bank, four way column mux with control logic")
a = sram.sram(word_size=4, num_words=64, num_banks=1, name="sram3")
2017-09-14 00:46:41 +02:00
self.local_check(a)
# debug.info(1, "Single bank, eight way column mux with control logic")
# a = sram.sram(word_size=2, num_words=128, num_banks=1, name="sram4")
2017-09-14 00:46:41 +02:00
# self.local_check(a)
OPTS.check_lvsdrc = True
globals.end_openram()
2016-11-08 18:57:35 +01:00
# instantiate a copy of the class to actually run the test
if __name__ == "__main__":
(OPTS, args) = globals.parse_args()
del sys.argv[1:]
header(__file__, OPTS.tech_name)
unittest.main()