OpenRAM/compiler/bitcell.py

37 lines
1.3 KiB
Python
Raw Normal View History

2016-11-08 18:57:35 +01:00
import design
import debug
import utils
from tech import GDS,layer
class bitcell(design.design):
"""
A single bit cell (6T, 8T, etc.) This module implements the
single memory cell used in the design. It is a hand-made cell, so
the layout and netlist should be available in the technology
library.
"""
pin_names = ["BL", "BR", "WL", "vdd", "gnd"]
(width,height) = utils.get_libcell_size("cell_6t", GDS["unit"], layer["boundary"])
pin_map = utils.get_libcell_pins(pin_names, "cell_6t", GDS["unit"], layer["boundary"])
2016-11-08 18:57:35 +01:00
def __init__(self):
design.design.__init__(self, "cell_6t")
2016-11-08 18:57:35 +01:00
debug.info(2, "Create bitcell object")
self.width = bitcell.width
self.height = bitcell.height
self.pin_map = bitcell.pin_map
2016-11-08 18:57:35 +01:00
2017-07-06 17:42:25 +02:00
def delay(self, slew, load=0, swing = 0.5):
# delay of bit cell is not like a driver(from WL)
2017-07-06 17:42:25 +02:00
# so the slew used should be 0
# it should not be slew dependent?
# because the value is there
# the delay is only over half transsmission gate
from tech import spice
r = spice["min_tx_r"]*3
2017-07-06 17:42:25 +02:00
c_para = spice["min_tx_drain_c"]
result = self.cal_delay_with_rc(r = r, c = c_para+load, slew = slew, swing = swing)
return result