sram_2_16_scn4m_subm.html
Compiled at: 2020-07-20
DRC errors: 0
LVS errors: 0
Git commit id: 80070dff41ab59b8857065f90e9871053a468e61
Ports and Configuration
| Type | Value |
|---|---|
| WORD_SIZE | 2 |
| NUM_WORDS | 16 |
| NUM_BANKS | 1 |
| NUM_RW_PORTS | 1 |
| NUM_R_PORTS | 0 |
| NUM_W_PORTS | 0 |
| Area (µm2) | 88826 |
Operating Conditions
| Parameter | Min | Typ | Max | Units |
|---|---|---|---|---|
| Power supply (VDD) range | 5.0 | 5.0 | 5.0 | Volts |
| Operating Temperature | 25 | 25 | 25 | Celsius |
| Operating Frequency (F) | 3484 | MHz |
Timing Data
Using analytical model: results may not be precise
| Parameter | Min | Max | Units |
|---|---|---|---|
| din0[1:0] setup rising | 0.009 | 0.009 | ns |
| din0[1:0] setup falling | 0.009 | 0.009 | ns |
| din0[1:0] hold rising | 0.001 | 0.001 | ns |
| din0[1:0] hold falling | 0.001 | 0.001 | ns |
| dout0[1:0] cell rise | 1.212 | 1.581 | ns |
| dout0[1:0] cell fall | 1.347 | 1.437 | ns |
| dout0[1:0] rise transition | 0.006 | 0.015 | ns |
| dout0[1:0] fall transition | 0.006 | 0.015 | ns |
| csb0 setup rising | 0.009 | 0.009 | ns |
| csb0 setup falling | 0.009 | 0.009 | ns |
| csb0 hold rising | 0.001 | 0.001 | ns |
| csb0 hold falling | 0.001 | 0.001 | ns |
| addr0[3:0] setup rising | 0.009 | 0.009 | ns |
| addr0[3:0] setup falling | 0.009 | 0.009 | ns |
| addr0[3:0] hold rising | 0.001 | 0.001 | ns |
| addr0[3:0] hold falling | 0.001 | 0.001 | ns |
| web0 setup rising | 0.009 | 0.009 | ns |
| web0 setup falling | 0.009 | 0.009 | ns |
| web0 hold rising | 0.001 | 0.001 | ns |
| web0 hold falling | 0.001 | 0.001 | ns |
Power Data
| Pins | Mode | Power | Units |
|---|---|---|---|
| !csb0 & clk0 & !web0 | Read Rising | 3.5206 | mW |
| !csb0 & clk0 & !web0 | Read Falling | 3.5206 | mW |
| !csb0 & !clk0 & web0 | Write Rising | 3.5206 | mW |
| !csb0 & !clk0 & web0 | Write Falling | 3.5206 | mW |
| csb0 | leakage | 0.000194 | mW |
Characterization Corners
| Transistor Type | Power Supply | Temperature | Corner Name |
|---|---|---|---|
| TT | 5.0 | 25 | _TT_5p0V_25C.lib |
| SS | 5.0 | 25 | _SS_5p0V_25C.lib |
| FF | 5.0 | 25 | _FF_5p0V_25C.lib |
Deliverables
| Type | Description | Link |
|---|---|---|
| .gds | GDSII layout views | sram_2_16_scn4m_subm.gds |
| .html | This datasheet | sram_2_16_scn4m_subm.html |
| .lef | LEF files | sram_2_16_scn4m_subm.lef |
| .lib | Synthesis models | sram_2_16_scn4m_subm_TT_5p0V_25C.lib |
| .lib | Synthesis models | sram_2_16_scn4m_subm_SS_5p0V_25C.lib |
| .lib | Synthesis models | sram_2_16_scn4m_subm_FF_5p0V_25C.lib |
| .log | OpenRAM compile log | sram_2_16_scn4m_subm.log |
| .py | OpenRAM configuration file | sram_2_16_scn4m_subm.py |
| .sp | SPICE netlists | sram_2_16_scn4m_subm.sp |
| .v | Verilog simulation models | sram_2_16_scn4m_subm.v |