v {xschem version=3.4.4 file_version=1.2 * * This file is part of XSCHEM, * a schematic capture and Spice/Vhdl/Verilog netlisting tool for circuit * simulation. * Copyright (C) 1998-2024 Stefan Frederik Schippers * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA } G {} K {type=nand format="@name @pinlist @power @ground @symname" verilog_format="nand #(@risedel , @falldel ) @name ( @#2 , @#0 , @#1 );" risedel=100 falldel=200 tedax_format="footprint @name @footprint value @name @value device @name @device spicedev @name @spicedev spiceval @name @spiceval comptag @name @comptag" template="name=U1 footprint=\\"dip(14)\\" numslots=4 power=VCC ground=GND" extra="power ground" extra_pinnumber="14 7"} V {} S {} E {} L 4 -40 -20 -25 -20 {} L 4 -25 -30 -25 30 {} L 4 -25 -30 5 -30 {} L 4 -25 30 5 30 {} L 4 -40 20 -25 20 {} L 4 45 0 60 0 {} B 5 -42.5 -22.5 -37.5 -17.5 {name=A dir=in pinnumber=1:4:9:12} B 5 -42.5 17.5 -37.5 22.5 {name=B dir=in pinnumber=2:5:10:13} B 5 57.5 -2.5 62.5 2.5 {name=Z dir=out verilog_type=wire pinnumber=3:6:8:11} A 4 5 0 30 270 180 {} A 4 40 0 5 0 360 {} T {@name} -20 -12.5 0 0 0.2 0.2 {} T {@symname} -22.5 2.5 0 0 0.2 0.2 {} T {@#0:pinnumber} -22.5 -25 0 0 0.2 0.2 {} T {@#1:pinnumber} -22.5 17.5 0 0 0.2 0.2 {} T {@#2:pinnumber} 45 7.5 0 0 0.2 0.2 {}