v {xschem version=3.4.4 file_version=1.2 * * This file is part of XSCHEM, * a schematic capture and Spice/Vhdl/Verilog netlisting tool for circuit * simulation. * Copyright (C) 1998-2024 Stefan Frederik Schippers * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA } G {type=subcircuit format="@name @pinlist @symname" template="name=x1 del=\\"2 ns\\"" generic_type="del=time"} V {} S {} E {} L 4 -130 -20 130 -20 {} L 4 -130 20 130 20 {} L 4 -130 -20 -130 20 {} L 4 130 -20 130 20 {} L 4 -150 10 -130 10 {} L 4 130 -10 150 -10 {} L 4 -150 -10 -130 -10 {} B 5 -152.5 7.5 -147.5 12.5 {name=ENAB dir=in } B 5 147.5 -12.5 152.5 -7.5 {name=B sig_type=rreal dir=inout } B 5 -152.5 -12.5 -147.5 -7.5 {name=A sig_type=rreal dir=inout } T {@symname} -49.5 -6 0 0 0.3 0.3 {} T {@name} 135 -32 0 0 0.2 0.2 {} T {ENAB} -125 6 0 0 0.2 0.2 {} T {B} 125 -14 0 1 0.2 0.2 {} T {A} -125 -14 0 0 0.2 0.2 {}