v {xschem version=3.4.5 file_version=1.2 * * This file is part of XSCHEM, * a schematic capture and Spice/Vhdl/Verilog netlisting tool for circuit * simulation. * Copyright (C) 1998-2024 Stefan Frederik Schippers * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA } G {} K {type=label function0="H" global=true format="*.alias @lab" template="name=l1 lab=VDD"} V {} S {} E {} L 4 0 -20 0 0 {} L 4 -10 -20 10 -20 {} B 5 -2.5 -2.5 2.5 2.5 {name=p dir=inout verilog_type=wire goto=0} T {@lab} -12.5 -35 0 0 0.2 0.2 {} T {@spice_get_voltage} 6.875 -16.09375 0 0 0.2 0.2 {layer=15}