v {xschem version=3.4.6 file_version=1.2 * * This file is part of XSCHEM, * a schematic capture and Spice/Vhdl/Verilog netlisting tool for circuit * simulation. * Copyright (C) 1998-2024 Stefan Frederik Schippers * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA } G {} K {type=flash vhdl_stop=true format="@name @pinlist @model dvt=@dvt width=@width length=@length m=1" template="name=X1 model=flash1 dvt=0 width=0.16u length=0.3u m=1"} V {} S {} E {} L 4 -15 -30 -15 30 {} L 4 -15 -20 0 -20 {} L 4 0 -30 0 -20 {} L 4 -15 20 0 20 {} L 4 0 20 0 30 {} L 4 -30 -15 -30 15 {} L 4 -30 0 -30 5 {} L 4 -40 0 -32.5 0 {} L 4 -40 0 -30 0 {} L 4 -15 0 0 0 {} L 8 -22.5 -15 -22.5 15 {} B 5 -2.5 -32.5 2.5 -27.5 {name=D dir=inout} B 5 -42.5 -2.5 -37.5 2.5 {name=G dir=in} B 5 -2.5 27.5 2.5 32.5 {name=S dir=inout} B 5 -2.5 -2.5 2.5 2.5 {name=B dir=in} T {DVT=@dvt} -11 9 0 0 0.2 0.2 {} T {@name} -10 -12 0 0 0.2 0.2 {} T {@#0:net_name} 5 -42.5 0 0 0.15 0.15 {layer=15 hide=instance} T {@#2:net_name} 5 32.5 0 0 0.15 0.15 {layer=15 hide=instance} T {@#1:net_name} -45 -12.5 0 1 0.15 0.15 {layer=15 hide=instance} T {@#3:net_name} 5 0.625 0 0 0.15 0.15 {layer=15 hide=instance}