v {xschem version=3.4.4 file_version=1.2 * * This file is part of XSCHEM, * a schematic capture and Spice/Vhdl/Verilog netlisting tool for circuit * simulation. * Copyright (C) 1998-2024 Stefan Frederik Schippers * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA } G {} K {type=gate verilog_format="assign #@del @@Y = ~( @@A[max:0] & @@B[max:0] );" vhdl_format = "@@Y <= @@A[max:0] nand @@B[max:0] after @del ps;" format="@name [ @@A[max:0] @@B[max:0] ] @@Y nand" template="name=a1 del=120"} V {} S {} E {} L 4 -40 -20 -25 -20 {} L 4 -25 -30 -25 30 {} L 4 -40 20 -25 20 {} L 4 -25 -30 10 -30 {} L 4 -25 30 10 30 {} L 4 50 0 60 -0 {} B 5 57.5 -2.5 62.5 2.5 {name=Y dir=out verilog_type=wire} B 5 -42.5 -22.5 -37.5 -17.5 {name=A[max:0] dir=in} B 5 -42.5 17.5 -37.5 22.5 {name=B[max:0] dir=in} A 4 10 0 30 270 180 {} A 4 45 -0 5 180 360 {} T {ND2} -17.5 -25 0 0 0.3 0.3 {} T {@name} -21.25 -5 0 0 0.2 0.2 {}