v {xschem version=3.4.4 file_version=1.2 * * This file is part of XSCHEM, * a schematic capture and Spice/Vhdl/Verilog netlisting tool for circuit * simulation. * Copyright (C) 1998-2024 Stefan Frederik Schippers * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA } G {type=buff vhdl_stop=true format="@name @@Z @@VSS pwl(1) @@A @@VSS @TABLE" template="name=E1 TABLE=\\"1.4 0.0 1.6 3.0\\""} V {} S {} E {} L 4 -40 0 -27.5 0 {} L 4 -27.5 -20 -27.5 20 {} L 4 -27.5 -20 16.25 0 {} L 4 -27.5 20 16.25 0 {} L 4 16.25 0 40 0 {} L 4 0 7.5 0 30 {} B 5 -42.5 -2.5 -37.5 2.5 {name=A dir=in } B 5 37.5 -2.5 42.5 2.5 {name=Z dir=out } B 5 -2.5 27.5 2.5 32.5 {name=VSS dir=in} T {@name} -26.25 -5 0 0 0.2 0.2 {}