// -*- mode: C++; c-file-style: "cc-mode" -*- //************************************************************************* // DESCRIPTION: Verilator: Emit Verilog code for module tree // // Code available from: https://verilator.org // //************************************************************************* // // This program is free software; you can redistribute it and/or modify it // under the terms of either the GNU Lesser General Public License Version 3 // or the Perl Artistic License Version 2.0. // SPDX-FileCopyrightText: 2003-2026 Wilson Snyder // SPDX-License-Identifier: LGPL-3.0-only OR Artistic-2.0 // //************************************************************************* #ifndef VERILATOR_V3EMITV_H_ #define VERILATOR_V3EMITV_H_ #include "config_build.h" #include "verilatedos.h" class AstNode; class AstSenTree; //============================================================================ class V3EmitV final { public: static void verilogForTree(const AstNode* nodep, std::ostream& os = std::cout); static void debugVerilogForTree(const AstNode* nodep, std::ostream& os); static std::string debugVerilogForTree(const AstNode* nodep); static void emitvFiles(); static void debugEmitV(const string& filename); }; #endif // Guard