diff --git a/minitests/ncy0/Makefile b/minitests/ncy0/Makefile new file mode 100644 index 00000000..c03fb4d1 --- /dev/null +++ b/minitests/ncy0/Makefile @@ -0,0 +1,27 @@ +N := 3 +SPECIMENS := $(addprefix specimen_,$(shell seq -f '%03.0f' $(N))) +SPECIMENS_OK := $(addsuffix /OK,$(SPECIMENS)) + +all: + bash runme.sh + test -z $(fgrep CRITICAL vivado.log) + segprint -z -D design.bits >design.txt + +database: $(SPECIMENS_OK) + ${XRAY_SEGMATCH} -o seg_clblx.segbits $(addsuffix /segdata_clbl[lm]_[lr].txt,$(SPECIMENS)) + +pushdb: + ${XRAY_MERGEDDB} clbll_l seg_clblx.segbits + ${XRAY_MERGEDDB} clbll_r seg_clblx.segbits + ${XRAY_MERGEDDB} clblm_l seg_clblx.segbits + ${XRAY_MERGEDDB} clblm_r seg_clblx.segbits + +$(SPECIMENS_OK): + bash generate.sh $(subst /OK,,$@) + touch $@ + +clean: + rm -rf specimen_[0-9][0-9][0-9]/ seg_clblx.segbits vivado*.log vivado_*.str vivado*.jou design *.bits *.dcp *.bit + +.PHONY: database pushdb clean + diff --git a/minitests/ncy0/README.txt b/minitests/ncy0/README.txt new file mode 100644 index 00000000..4fe7ef45 --- /dev/null +++ b/minitests/ncy0/README.txt @@ -0,0 +1,20 @@ +DCY0 + 30_49 +O5 1 +AX 0 + +CCY0 + 30_48 +O5 1 +AX 0 + +BCY0 + 01_15 +O5 1 +AX 0 + +ACY0 + 30_15 +O5 1 +AX 0 + diff --git a/minitests/ncy0/runme.sh b/minitests/ncy0/runme.sh new file mode 100755 index 00000000..536f2346 --- /dev/null +++ b/minitests/ncy0/runme.sh @@ -0,0 +1,7 @@ +#!/bin/bash + +set -ex +# rm -f vivado*.log vivado*.jou +vivado -mode batch -source runme.tcl +${XRAY_BITREAD} -F $XRAY_ROI_FRAMES -o design.bits -z -y design.bit +#${XRAY_SEGPRINT} design.bits SLICE_X16Y100 SLICE_X16Y101 SLICE_X16Y102 SLICE_X16Y103 diff --git a/minitests/ncy0/runme.tcl b/minitests/ncy0/runme.tcl new file mode 100644 index 00000000..86162f92 --- /dev/null +++ b/minitests/ncy0/runme.tcl @@ -0,0 +1,26 @@ +create_project -force -part $::env(XRAY_PART) design design +read_verilog top.v +synth_design -top top + +set_property -dict "PACKAGE_PIN $::env(XRAY_PIN_00) IOSTANDARD LVCMOS33" [get_ports clk] +set_property -dict "PACKAGE_PIN $::env(XRAY_PIN_01) IOSTANDARD LVCMOS33" [get_ports stb] +set_property -dict "PACKAGE_PIN $::env(XRAY_PIN_02) IOSTANDARD LVCMOS33" [get_ports di] +set_property -dict "PACKAGE_PIN $::env(XRAY_PIN_03) IOSTANDARD LVCMOS33" [get_ports do] + +create_pblock roi +set_property EXCLUDE_PLACEMENT 1 [get_pblocks roi] +add_cells_to_pblock [get_pblocks roi] [get_cells roi] +resize_pblock [get_pblocks roi] -add "$::env(XRAY_ROI)" + +set_property CFGBVS VCCO [current_design] +set_property CONFIG_VOLTAGE 3.3 [current_design] +set_property BITSTREAM.GENERAL.PERFRAMECRC YES [current_design] + +set_property CLOCK_DEDICATED_ROUTE FALSE [get_nets clk_IBUF] + +place_design +route_design + +write_checkpoint -force design.dcp +write_bitstream -force design.bit + diff --git a/minitests/ncy0/top.v b/minitests/ncy0/top.v new file mode 100644 index 00000000..50ef8248 --- /dev/null +++ b/minitests/ncy0/top.v @@ -0,0 +1,118 @@ +module top(input clk, stb, di, output do); + localparam integer DIN_N = 256; + localparam integer DOUT_N = 256; + + reg [DIN_N-1:0] din; + wire [DOUT_N-1:0] dout; + + reg [DIN_N-1:0] din_shr; + reg [DOUT_N-1:0] dout_shr; + + always @(posedge clk) begin + din_shr <= {din_shr, di}; + dout_shr <= {dout_shr, din_shr[DIN_N-1]}; + if (stb) begin + din <= din_shr; + dout_shr <= dout; + end + end + + assign do = dout_shr[DOUT_N-1]; + + roi roi ( + .clk(clk), + .din(din), + .dout(dout) + ); +endmodule + +module roi(input clk, input [255:0] din, output [255:0] dout); + clb_NCY0_MX # (.LOC("SLICE_X20Y100"), .BEL("A6LUT"), .N(0)) + am (.clk(clk), .din(din[ 0 +: 8]), .dout(dout[0 +: 8])); + clb_NCY0_O5 # (.LOC("SLICE_X20Y101"), .BEL("A6LUT"), .N(0)) + a5 (.clk(clk), .din(din[ 8 +: 8]), .dout(dout[8 +: 8])); + + clb_NCY0_MX # (.LOC("SLICE_X20Y102"), .BEL("B6LUT"), .N(1)) + bm (.clk(clk), .din(din[ 16 +: 8]), .dout(dout[16 +: 8])); + clb_NCY0_O5 # (.LOC("SLICE_X20Y103"), .BEL("B6LUT"), .N(1)) + b5 (.clk(clk), .din(din[ 24 +: 8]), .dout(dout[24 +: 8])); + + clb_NCY0_MX # (.LOC("SLICE_X20Y104"), .BEL("C6LUT"), .N(2)) + cm (.clk(clk), .din(din[ 32 +: 8]), .dout(dout[32 +: 8])); + clb_NCY0_O5 # (.LOC("SLICE_X20Y105"), .BEL("C6LUT"), .N(2)) + c5 (.clk(clk), .din(din[ 40 +: 8]), .dout(dout[40 +: 8])); + + clb_NCY0_MX # (.LOC("SLICE_X20Y106"), .BEL("D6LUT"), .N(3)) + dm (.clk(clk), .din(din[ 48 +: 8]), .dout(dout[48 +: 8])); + clb_NCY0_O5 # (.LOC("SLICE_X20Y107"), .BEL("D6LUT"), .N(3)) + d5 (.clk(clk), .din(din[ 56 +: 8]), .dout(dout[56 +: 8])); +endmodule + +module clb_NCY0_MX (input clk, input [7:0] din, output [7:0] dout); + parameter LOC="SLICE_X16Y129_FIXME"; + parameter BEL="A6LUT_FIXME"; + parameter N=-1; + + wire [3:0] o; + assign dout[0] = o[1]; + wire o6, o5; + reg [3:0] s; + + always @(*) begin + s = din[7:4]; + s[N] = o6; + end + + (* LOC=LOC, BEL=BEL, KEEP, DONT_TOUCH *) + LUT6_2 #( + .INIT(64'h8000_0000_0000_0001) + ) lut ( + .I0(din[0]), + .I1(din[1]), + .I2(din[2]), + .I3(din[3]), + .I4(din[4]), + .I5(din[5]), + .O5(o5), + .O6(o6)); + + (* LOC=LOC, KEEP, DONT_TOUCH *) + CARRY4 carry4(.O(o), .CO(), .DI(din[3:0]), .S(s), .CYINIT(1'b0), .CI()); +endmodule + +module clb_NCY0_O5 (input clk, input [7:0] din, output [7:0] dout); + parameter LOC="SLICE_X16Y129_FIXME"; + parameter BEL="A6LUT_FIXME"; + parameter N=-1; + + wire [3:0] o; + assign dout[0] = o[1]; + wire o6, o5; + reg [3:0] s; + reg [3:0] di; + + always @(*) begin + s = din[7:4]; + s[N] = o6; + + di = {din[3:0]}; + di[N] = o5; + end + + (* LOC=LOC, BEL=BEL, KEEP, DONT_TOUCH *) + LUT6_2 #( + .INIT(64'h8000_0000_0000_0001) + ) lut ( + .I0(din[0]), + .I1(din[1]), + .I2(din[2]), + .I3(din[3]), + .I4(din[4]), + .I5(din[5]), + .O5(o5), + .O6(o6)); + + (* LOC=LOC, KEEP, DONT_TOUCH *) + CARRY4 carry4(.O(o), .CO(), .DI(di), .S(s), .CYINIT(1'b0), .CI()); +endmodule +