:vpi_module "system"; ; Copyright (c) 2001-2008 Stephen Williams (steve@icarus.com) ; ; This source code is free software; you can redistribute it ; and/or modify it in source code form under the terms of the GNU ; General Public License as published by the Free Software ; Foundation; either version 2 of the License, or (at your option) ; any later version. ; ; This program is distributed in the hope that it will be useful, ; but WITHOUT ANY WARRANTY; without even the implied warranty of ; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the ; GNU General Public License for more details. ; ; You should have received a copy of the GNU General Public License ; along with this program; if not, write to the Free Software ; Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA ; This example is similar to the code that the following Verilog program ; would make: ; ; module main; ; reg a; ; wire b = a; ; initial begin ; a = 0; ; #1 $display("a=%b, b=%b", a, b); ; a = 1; ; #1 $display("a=%b, b=%b", a, b); ; end ; endmodule ; ; This tests that a simple continuous assign of a net from a var works ; properly. This is a very trivial functor propagation that is initiated ; by the %set instruction. main .scope module, "main"; V_main.a .var "a", 0 0; V_main.b .net "b", 0 0, V_main.a; code %set/v V_main.a, 0, 1; %delay 1, 0; %vpi_call 0 0 "$display", "a=%b, b=%b", V_main.a, V_main.b; %set/v V_main.a, 1, 1; %delay 1, 0; %vpi_call 0 0 "$display", "a=%b, b=%b", V_main.a, V_main.b; %end; .thread code; :file_names 2; "N/A"; "";