diff --git a/test/one2one.lib b/test/liberty_arcs_one2one.lib similarity index 97% rename from test/one2one.lib rename to test/liberty_arcs_one2one.lib index 5d7136c2..7eebe107 100644 --- a/test/one2one.lib +++ b/test/liberty_arcs_one2one.lib @@ -1,4 +1,4 @@ -library (one_to_one_mismatched_width_test) { +library (one_to_one_mismatched_width) { delay_model : "table_lookup"; simulation : false; capacitive_load_unit (1,pF); diff --git a/test/one2one.ok b/test/liberty_arcs_one2one.ok similarity index 97% rename from test/one2one.ok rename to test/liberty_arcs_one2one.ok index fba5a1a5..22d298ef 100644 --- a/test/one2one.ok +++ b/test/liberty_arcs_one2one.ok @@ -1,5 +1,5 @@ -Warning: one2one.lib line 48, timing port A and related port Y are different sizes. -Warning: one2one.lib line 76, timing port A and related port Y are different sizes. +Warning: liberty_arcs_one2one.lib line 48, timing port A and related port Y are different sizes. +Warning: liberty_arcs_one2one.lib line 76, timing port A and related port Y are different sizes. TEST 1: Startpoint: a[0] (input port clocked by clk) Endpoint: y[0] (output port clocked by clk) diff --git a/test/one2one.tcl b/test/liberty_arcs_one2one.tcl similarity index 64% rename from test/one2one.tcl rename to test/liberty_arcs_one2one.tcl index a53ba830..38bac255 100644 --- a/test/one2one.tcl +++ b/test/liberty_arcs_one2one.tcl @@ -1,16 +1,16 @@ -read_liberty one2one.lib +read_liberty liberty_arcs_one2one.lib puts "TEST 1:" -read_verilog one2one_test1.v -link_design one2one_test1 +read_verilog liberty_arcs_one2one_1.v +link_design liberty_arcs_one2one_1 create_clock -name clk -period 0 set_input_delay -clock clk 0 [all_inputs] set_output_delay -clock clk 0 [all_outputs] report_checks -group_count 5 puts "TEST 2:" -read_verilog one2one_test2.v -link_design one2one_test2 +read_verilog liberty_arcs_one2one_2.v +link_design liberty_arcs_one2one_2 create_clock -name clk -period 0 set_input_delay -clock clk 0 [all_inputs] set_output_delay -clock clk 0 [all_outputs] diff --git a/test/one2one_test1.v b/test/liberty_arcs_one2one_1.v similarity index 86% rename from test/one2one_test1.v rename to test/liberty_arcs_one2one_1.v index a3365891..46d11e2a 100644 --- a/test/one2one_test1.v +++ b/test/liberty_arcs_one2one_1.v @@ -1,6 +1,6 @@ // Liberty file test: one-to-one mapping with mismatched bit widths // Should generate warning but still create timing arcs between bits with same index -module one2one_test1 ( +module liberty_arcs_one2one_1 ( input wire [7:0] a, output wire [3:0] y ); diff --git a/test/one2one_test2.v b/test/liberty_arcs_one2one_2.v similarity index 86% rename from test/one2one_test2.v rename to test/liberty_arcs_one2one_2.v index 8f208be4..8bc66fad 100644 --- a/test/one2one_test2.v +++ b/test/liberty_arcs_one2one_2.v @@ -1,6 +1,6 @@ // Liberty file test: one-to-one mapping with mismatched bit widths // Should generate warning but still create timing arcs between bits with same index -module one2one_test2 ( +module liberty_arcs_one2one_2 ( input wire [3:0] a, output wire [7:0] y ); diff --git a/test/regression_vars.tcl b/test/regression_vars.tcl index 3297ff54..5ecca193 100644 --- a/test/regression_vars.tcl +++ b/test/regression_vars.tcl @@ -124,7 +124,7 @@ record_example_tests { record_sta_tests { prima3 verilog_attribute - one2one + liberty_arcs_one2one } define_test_group fast [group_tests all]