# See LICENSE for licensing information. # # Copyright (c) 2016-2019 Regents of the University of California and The Board # of Regents for the Oklahoma Agricultural and Mechanical College # (acting for and on behalf of Oklahoma State University) # All rights reserved. # import design import debug from tech import layer, preferred_directions from vector import vector from sram_factory import factory from globals import OPTS from tech import cell_properties class single_level_column_mux_array(design.design): """ Dynamically generated column mux array. Array of column mux to read the bitlines through the 6T. """ def __init__(self, name, columns, word_size, offsets=None, bitcell_bl="bl", bitcell_br="br", column_offset=0): super().__init__(name) debug.info(1, "Creating {0}".format(self.name)) self.add_comment("cols: {0} word_size: {1} bl: {2} br: {3}".format(columns, word_size, bitcell_bl, bitcell_br)) self.columns = columns self.word_size = word_size self.offsets = offsets self.words_per_row = int(self.columns / self.word_size) self.bitcell_bl = bitcell_bl self.bitcell_br = bitcell_br self.column_offset = column_offset if OPTS.tech_name == "sky130": self.sel_layer = "m3" self.sel_pitch = self.m3_pitch self.bitline_layer = "m1" else: self.sel_layer = "m1" self.sel_pitch = self.m2_pitch self.bitline_layer = "m2" if preferred_directions[self.sel_layer] == "V": self.via_directions = ("H", "H") else: self.via_directions = "pref" self.create_netlist() if not OPTS.netlist_only: self.create_layout() def get_bl_name(self): bl_name = self.mux.get_bl_names() return bl_name def get_br_name(self, port=0): br_name = self.mux.get_br_names() return br_name def create_netlist(self): self.add_modules() self.add_pins() self.create_array() def create_layout(self): self.setup_layout_constants() self.place_array() self.add_routing() # Find the highest shapes to determine height before adding well highest = self.find_highest_coords() self.height = highest.y self.add_layout_pins() if "pwell" in layer: self.add_enclosure(self.mux_inst, "pwell") self.add_boundary() self.DRC_LVS() def add_pins(self): for i in range(self.columns): self.add_pin("bl_{}".format(i)) self.add_pin("br_{}".format(i)) for i in range(self.words_per_row): self.add_pin("sel_{}".format(i)) for i in range(self.word_size): self.add_pin("bl_out_{}".format(i)) self.add_pin("br_out_{}".format(i)) self.add_pin("gnd") def add_modules(self): self.mux = factory.create(module_type="single_level_column_mux", bitcell_bl=self.bitcell_bl, bitcell_br=self.bitcell_br) self.add_mod(self.mux) def setup_layout_constants(self): self.column_addr_size = int(self.words_per_row / 2) self.width = self.columns * self.mux.width # one set of metal1 routes for select signals and a pair to interconnect the mux outputs bl/br # one extra route pitch is to space from the sense amp self.route_height = (self.words_per_row + 3) * self.sel_pitch def create_array(self): self.mux_inst = [] # For every column, add a pass gate for col_num in range(self.columns): name = "XMUX{0}".format(col_num) self.mux_inst.append(self.add_inst(name=name, mod=self.mux)) self.connect_inst(["bl_{}".format(col_num), "br_{}".format(col_num), "bl_out_{}".format(int(col_num / self.words_per_row)), "br_out_{}".format(int(col_num / self.words_per_row)), "sel_{}".format(col_num % self.words_per_row), "gnd"]) def place_array(self): # Default to single spaced columns if not self.offsets: self.offsets = [n * self.mux.width for n in range(self.columns)] # For every column, add a pass gate for col_num, xoffset in enumerate(self.offsets[0:self.columns]): if cell_properties.bitcell.mirror.y and (col_num + self.column_offset) % 2: mirror = "MY" xoffset = xoffset + self.mux.width else: mirror = "" offset = vector(xoffset, self.route_height) self.mux_inst[col_num].place(offset=offset, mirror=mirror) def add_layout_pins(self): """ Add the pins after we determine the height. """ # For every column, add a pass gate for col_num in range(self.columns): mux_inst = self.mux_inst[col_num] bl_pin = mux_inst.get_pin("bl") offset = bl_pin.ll() self.add_layout_pin(text="bl_{}".format(col_num), layer=bl_pin.layer, offset=offset, height=self.height - offset.y) br_pin = mux_inst.get_pin("br") offset = br_pin.ll() self.add_layout_pin(text="br_{}".format(col_num), layer=br_pin.layer, offset=offset, height=self.height - offset.y) for inst in self.mux_inst: self.copy_layout_pin(inst, "gnd") def add_routing(self): self.add_horizontal_input_rail() self.add_vertical_poly_rail() self.route_bitlines() def add_horizontal_input_rail(self): """ Create address input rails below the mux transistors """ for j in range(self.words_per_row): offset = vector(0, self.route_height + (j - self.words_per_row) * self.sel_pitch) self.add_layout_pin(text="sel_{}".format(j), layer=self.sel_layer, offset=offset, width=self.mux_inst[-1].rx()) def add_vertical_poly_rail(self): """ Connect the poly to the address rails """ # Offset to the first transistor gate in the pass gate for col in range(self.columns): # which select bit should this column connect to depends on the position in the word sel_index = col % self.words_per_row # Add the column x offset to find the right select bit gate_offset = self.mux_inst[col].get_pin("sel").bc() # height to connect the gate to the correct horizontal row # sel_height = self.get_pin("sel_{}".format(sel_index)).by() # use the y offset from the sel pin and the x offset from the gate offset = vector(gate_offset.x, self.get_pin("sel_{}".format(sel_index)).cy()) self.add_via_stack_center(from_layer="poly", to_layer=self.sel_layer, offset=offset, directions=self.via_directions) self.add_path("poly", [offset, gate_offset]) def route_bitlines(self): """ Connect the output bit-lines to form the appropriate width mux """ for j in range(self.columns): bl_offset_begin = self.mux_inst[j].get_pin("bl_out").bc() br_offset_begin = self.mux_inst[j].get_pin("br_out").bc() bl_out_offset_begin = bl_offset_begin - vector(0, (self.words_per_row + 1) * self.sel_pitch) br_out_offset_begin = br_offset_begin - vector(0, (self.words_per_row + 2) * self.sel_pitch) # Add the horizontal wires for the first bit if j % self.words_per_row == 0: bl_offset_end = self.mux_inst[j + self.words_per_row - 1].get_pin("bl_out").bc() br_offset_end = self.mux_inst[j + self.words_per_row - 1].get_pin("br_out").bc() bl_out_offset_end = bl_offset_end - vector(0, (self.words_per_row + 1) * self.sel_pitch) br_out_offset_end = br_offset_end - vector(0, (self.words_per_row + 2) * self.sel_pitch) self.add_path(self.sel_layer, [bl_out_offset_begin, bl_out_offset_end]) self.add_path(self.sel_layer, [br_out_offset_begin, br_out_offset_end]) # Extend the bitline output rails and gnd downward on the first bit of each n-way mux self.add_layout_pin_segment_center(text="bl_out_{}".format(int(j / self.words_per_row)), layer=self.bitline_layer, start=bl_offset_begin, end=bl_out_offset_begin) self.add_layout_pin_segment_center(text="br_out_{}".format(int(j / self.words_per_row)), layer=self.bitline_layer, start=br_offset_begin, end=br_out_offset_begin) else: self.add_path(self.bitline_layer, [bl_out_offset_begin, bl_offset_begin]) self.add_path(self.bitline_layer, [br_out_offset_begin, br_offset_begin]) # This via is on the right of the wire self.add_via_stack_center(from_layer=self.bitline_layer, to_layer=self.sel_layer, offset=bl_out_offset_begin, directions=self.via_directions) # This via is on the left of the wire self.add_via_stack_center(from_layer=self.bitline_layer, to_layer=self.sel_layer, offset=br_out_offset_begin, directions=self.via_directions)