# See LICENSE for licensing information. # # Copyright (c) 2016-2019 Regents of the University of California and The Board # of Regents for the Oklahoma Agricultural and Mechanical College # (acting for and on behalf of Oklahoma State University) # All rights reserved. # from hierarchical_predecode import hierarchical_predecode from globals import OPTS class hierarchical_predecode2x4(hierarchical_predecode): """ Pre 2x4 decoder used in hierarchical_decoder. """ def __init__(self, name, height=None): super().__init__( name, 2, height) self.create_netlist() if not OPTS.netlist_only: self.create_layout() def create_netlist(self): self.add_pins() self.add_modules() self.create_input_inverters() connections =[["inbar_0", "inbar_1", "out_0", "vdd", "gnd"], ["in_0", "inbar_1", "out_1", "vdd", "gnd"], ["inbar_0", "in_1", "out_2", "vdd", "gnd"], ["in_0", "in_1", "out_3", "vdd", "gnd"]] self.create_and_array(connections) def get_and_input_line_combination(self): """ These are the decoder connections of the AND gates to the A,B pins """ combination = [["Abar_0", "Abar_1"], ["A_0", "Abar_1"], ["Abar_0", "A_1"], ["A_0", "A_1"]] return combination